## 1. Introduction

Generating complex FPGA circuits requires developers to use pre-existing circuit pieces (which can often be acquired through a 3rd party) to increase productivity and reduce production latency. Some complex architectural resources such as clocks must be configured and instantiated instead of inferred. Furthermore, there are also commonly used complex circuits such as the Reed-Solomon decoder which can be quickly synthesised by leveraging the intellectual property (IP) Catalogue tools available through the IP Catalogue. The purpose of this lab is to use the Architectural Wizard and IP catalogue to generate a 1-second pulse generator and a 7-segment display (SSD) counter.

## 2. 1-second pulse generator

On the Nexys4 DDR board, a 100 Mhz clock source is used. This clock source can be used to generate several clocks at different frequencies and phase shifts using architectural resources called Mixed-Mode Clock Manager (MMCM) and Phased Locked Loop (PPL). The clocking source generator can be invoked by accessing the Clocking Wizard entry under the Clocking sub-folder of the FPGA Feature and Design folder of the IP Catalogue.



Figure 2.1: Clocking wizard from the IP catalogue which allows developers to leverage 3rd party components.

As shown in Figure 2.1, the clocking wizard from the IP catalogue can be used to generate a clock when imputed a frequency, however, the lowest frequency that the custom clock can output at the moment is 5 Mhz. In addition, the MMCM settings for this 5 Mhz clock will be left untouched as the current jitter settings, clock divisor values, and phase shift values will suffice.

```
81 clk_5 : clk_5MHz
                                    46 component clk_5MHz
82
     port map (
                                   47 port
                                        (-- Clock in ports
83
       -- Clock out ports
                                   48
      clk_outl => temp_out,
84
                                          -- Clock out ports
                                   49
85
      -- Status and control signals 50
                                         clk outl
                                                        : out
                                                                std logic;
86
       locked => lock,
                                   51
                                          -- Status and control signals
                                   52
                                         locked
                                                        : out std_logic;
       -- Clock in ports
                                   53
                                          clk inl
                                                         : in
                                                                 std logic
88
       clk in1 => mclk
                                   54
89 🖨 );
```

Figure 2.2: Insatianted a 5 Mhz clock from the IP catalogue.

Invoking this 5 Mhz clock as a component of a circuit through the clocking wizard; as shown in Figure 2.2, reduces the time spent on the circuit development process, as developers do not need to metaphorically "reinvent the wheel". This also ensures that the IP of the 5 Mhz developer is protected and can not be easily replicated for profit, similarly to software developers protecting their IP. Although the 5 Mhz clock can be added as part of the circuit design, the contents of the 5 Mhz clock component can not be observed in Vivado.

```
73 process(temp_out)
74 begin
       if(temp_out = '1' and temp_out 'event)then
75 🖯
76
           k \le k + 1;
77 🖨
            if k = 2500000 then
78 :
               clk_out <= not clk_out ;
79
               k \le 0:
            end if;
80 🗇
81 🖒
       end if:
82 end process;
```

Figure 2.3: temp\_out from the 5 Mhz clock used in a counter to toggle the output of the 1 Hz clock

Finally, a 1 Hz clock can be achieved by conditionally toggling the 5 Mhz clock output signal. After counting up to half the clock period of the desired frequency, the output will toggle, generating a clock. This can be illustrated in the code snippet of Figure 2.3. The count-up value can be calculated by using Equation 1, which determines the toggle count-up value for the desired frequency.





Figure 2.3: LED toggles between 1 and 0 every second

As shown in Figure 2.3 the LED switches on and off every second. This sequential method approach to reducing the 5 Mhz clock output to a 1 Hz clock output was picked over a bit divider approach. This is because of bit divisibility error, as there are 22.23 bits for the 5 Mhz clock to divide down by, it is impractical to implement as the clock output will result in inaccuracy as shown in the bit divider equation below.

$$\frac{5*10^6}{2} = 1$$
 , = 22.23 bits  
Equation 2: bit divider equation

## 3. A 4-bit counter on a double-digit 7-segment display.

To further demonstrate the development capabilities of employing 3rd party components through the IP catalogue, a double-digit 7-segment display counter can be created by invoking 4-bit binary counters and a double-digit 7-segment display, similar to the 5 MHz clocking wizard. As shown in Figure 3.1, the IP catalogue binary counter was instantiated after being added. Consequently, the 2-digit SSD\_decoder was instantiated after being added as a component from the IP catalogue as shown in Figure 3.2

```
93 © counterA : c_counter_binary_0 99 © counterB : c_counter_binary_0
94 PORT MAP ( 100 PORT MAP (
95 CLK => clk_out, -- 1Hz 101 CLK => timer10, -- 10s column goes in that time
96 Q => outA 102 Q => outB
97 © );
```

Figure 3.1: instantiated 4-bit binary counters from the IP catalogue.

```
105 Ssd_int : ssd_decoder
106 PORT MAP (
107 clk => timer500, --high sampling rate 500Hz
108 in_0 => outB,
109 in_1 => outA,
110 Seg_Out => segmentOut,
111 Seg_enable => segmentEnable
112 );
```

Figure 3.2: instantiated double-digit SSD decoder from the IP catalogue.

This binary counter component will be instantiated twice so that one column would be ticking every second and the other column would be ticking every 10-seconds. As one of the columns will be ticking every 10-seconds, the count-up toggle value can be calculated using equation 1; resulting in the count-up value being "250000". The behavioural structure code can be seen in Figure 3.3 which encompasses the count-up values of the refresh rate, 10-second count-up, and the 1-second count-up. Furthermore, the refresh rate of the SSD is clocked at 500 Hz (which when inputted to Equation 1, produces a count-up value of 5000) as recommended by the lab script to prevent flickering.

```
114 🗇 process(temp_out)
115
      begin
       if (temp_out = '1' and temp_out 'event) then
        k <= k + 1;
cl0 <= cl0 + 1;
118
119
            c <= c + 1;
           if k = 2500000 then --1 second sync from 5 MHz
120 🖨
            clk_out <= not clk_out;
121
          end if;
if cl0 = 25000000 then --10 second sync from 5Mhz some
124 🖯
             timer10 <= not timer10; --error will happen at the start due to the inital rising edge
125
126
       if c = 5000 then -- increased sampling rate for the ssd
128 🖨
            timer500 <= not timer500;
129
130
                c <= 0;
131 🖨
            end if;
133 🖨
        end if;
134 end process;
```

Figure 3.3: behavioural structure clock breakdown 5 Mhz to 500 Hz, 1 Hz, and 0.1 Hz.

Finally, the output of these 2 binary counters would be propagated towards the 2-digit SSD as shown in Figure 3.2. The refresh rate of the SSD must be greater than the binary counter-changing speed. This is because a low refresh rate will result in the flickering of the SSD. As shown in Figure 3.4, the 2-digit SSD display driven 2 binary counters ticks accordingly.



Figure 3.4: double-digit SSD display created using behavioural structural and IP catalogue

## Conclusion

In conclusion, development time for FPGA circuit design can be reduced drastically through the use of 3rd party components accessed from the IP catalogue. This includes the Architecture Wizard, which allows users to create a custom clock such as the 5 Mhz clock used in this lab. Furthermore, 3rd party components such as the 4-bit binary counter and 2-digit SSD decoder were created from the IP catalogue which accelerated the time it took for this system to be developed.